u-boot-brain/arch/arm/cpu/armv7/omap5
Andreas Dannenberg 17c2987336 arm: omap5: add U-Boot FIT signing and SPL image post-processing
Modify the SPL build procedure for AM57xx and DRA7xx high-security (HS)
device variants to create a secure u-boot_HS.img FIT blob that contains
U-Boot and DTB artifacts signed with a TI-specific process based on the
CONFIG_TI_SECURE_DEVICE config option and the externally-provided image
signing tool.

Also populate the corresponding FIT image post processing call to be
performed during SPL runtime.

Signed-off-by: Daniel Allred <d-allred@ti.com>
Signed-off-by: Andreas Dannenberg <dannenberg@ti.com>
Reviewed-by: Tom Rini <trini@konsulko.com>
2016-07-14 18:22:22 -04:00
..
abb.c DRA7: add ABB setup for MPU voltage domain 2014-01-24 11:41:17 -05:00
boot.c omap5: Definitions for SYS_BOOT-based fallback boot device selection 2015-07-27 15:02:09 -04:00
config.mk arm: omap5: add U-Boot FIT signing and SPL image post-processing 2016-07-14 18:22:22 -04:00
dra7xx_iodelay.c ARM: OMAP5/DRA7: Expose do_set_iodelay 2016-03-27 09:12:15 -04:00
emif.c Add GPL-2.0+ SPDX-License-Identifier to source files 2013-07-24 09:44:38 -04:00
fdt.c ARM: omap5: add hooks for cpu/SoC fdt fixups 2016-05-27 15:41:37 -04:00
hw_data.c arm: dra7xx: Assign omap_vcores based on board type 2016-06-12 13:14:57 -04:00
hwinit.c ARM: DRA72x: Add support for detection of SR2.0 2016-03-27 09:12:12 -04:00
Kconfig board: am57xx: Rename TARGET_BEAGLE_X15 as TARGET_AM57XX_EVM 2016-06-13 08:56:36 -04:00
Makefile ARM: omap5: add hooks for cpu/SoC fdt fixups 2016-05-27 15:41:37 -04:00
prcm-regs.c dra7xx: Enable USB_PHY3 32KHz clock 2016-06-02 21:42:15 -04:00
sdram.c ARM: DRA72: sdram: Update sdram ext phy configuration for SR2.0 2016-03-27 09:12:14 -04:00