mirror of
https://github.com/brain-hackers/u-boot-brain
synced 2024-09-19 03:03:22 +09:00
660d5f0d49
"reset.c" and "cpu.c" have no architecture-specific code at all. Others are applicable to either ARC CPU. This change is a preparation to submission of ARCv2 architecture port. Even though ARCv1 and ARCv2 ISAs are not binary compatible most of built-in modules still have the same programming model - AUX registers are mapped in the same addresses and hold the same data (new featues extend existing ones). So only low-level assembly code (start-up, interrupt handlers) is left as CPU(actually ISA)-specific. This significantyl simplifies maintenance of multiple CPUs/ISAs. Signed-off-by: Alexey Brodkin <abrodkin@synopsys.com> Signed-off-by: Igor Guryanov <guryanov@synopsys.com>
23 lines
407 B
Makefile
23 lines
407 B
Makefile
#
|
|
# Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved.
|
|
#
|
|
# SPDX-License-Identifier: GPL-2.0+
|
|
#
|
|
|
|
obj-y += cache.o
|
|
obj-y += cpu.o
|
|
obj-y += interrupts.o
|
|
obj-y += sections.o
|
|
obj-y += relocate.o
|
|
obj-y += strchr-700.o
|
|
obj-y += strcmp.o
|
|
obj-y += strcpy-700.o
|
|
obj-y += strlen.o
|
|
obj-y += memcmp.o
|
|
obj-y += memcpy-700.o
|
|
obj-y += memset.o
|
|
obj-y += reset.o
|
|
obj-y += timer.o
|
|
|
|
obj-$(CONFIG_CMD_BOOTM) += bootm.o
|