2018-05-07 06:58:06 +09:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2014-10-03 19:21:06 +09:00
|
|
|
/*
|
|
|
|
* UniPhier SG (SoC Glue) block registers
|
|
|
|
*
|
2017-01-21 18:05:26 +09:00
|
|
|
* Copyright (C) 2011-2015 Copyright (C) 2011-2015 Panasonic Corporation
|
|
|
|
* Copyright (C) 2016-2017 Socionext Inc.
|
|
|
|
* Author: Masahiro Yamada <yamada.masahiro@socionext.com>
|
2014-10-03 19:21:06 +09:00
|
|
|
*/
|
|
|
|
|
2017-01-21 18:05:26 +09:00
|
|
|
#ifndef UNIPHIER_SG_REGS_H
|
|
|
|
#define UNIPHIER_SG_REGS_H
|
2014-10-03 19:21:06 +09:00
|
|
|
|
|
|
|
/* Base Address */
|
|
|
|
#define SG_CTRL_BASE 0x5f800000
|
|
|
|
#define SG_DBG_BASE 0x5f900000
|
|
|
|
|
|
|
|
/* Revision */
|
|
|
|
#define SG_REVISION (SG_CTRL_BASE | 0x0000)
|
|
|
|
|
|
|
|
/* Memory Configuration */
|
|
|
|
#define SG_MEMCONF (SG_CTRL_BASE | 0x0400)
|
|
|
|
|
2015-09-22 00:27:39 +09:00
|
|
|
#define SG_MEMCONF_CH0_SZ_MASK ((0x1 << 10) | (0x03 << 0))
|
2015-01-21 15:27:47 +09:00
|
|
|
#define SG_MEMCONF_CH0_SZ_64M ((0x0 << 10) | (0x01 << 0))
|
|
|
|
#define SG_MEMCONF_CH0_SZ_128M ((0x0 << 10) | (0x02 << 0))
|
|
|
|
#define SG_MEMCONF_CH0_SZ_256M ((0x0 << 10) | (0x03 << 0))
|
|
|
|
#define SG_MEMCONF_CH0_SZ_512M ((0x1 << 10) | (0x00 << 0))
|
|
|
|
#define SG_MEMCONF_CH0_SZ_1G ((0x1 << 10) | (0x01 << 0))
|
2015-09-22 00:27:39 +09:00
|
|
|
#define SG_MEMCONF_CH0_NUM_MASK (0x1 << 8)
|
2014-10-03 19:21:06 +09:00
|
|
|
#define SG_MEMCONF_CH0_NUM_1 (0x1 << 8)
|
|
|
|
#define SG_MEMCONF_CH0_NUM_2 (0x0 << 8)
|
|
|
|
|
2015-09-22 00:27:39 +09:00
|
|
|
#define SG_MEMCONF_CH1_SZ_MASK ((0x1 << 11) | (0x03 << 2))
|
2015-01-21 15:27:47 +09:00
|
|
|
#define SG_MEMCONF_CH1_SZ_64M ((0x0 << 11) | (0x01 << 2))
|
|
|
|
#define SG_MEMCONF_CH1_SZ_128M ((0x0 << 11) | (0x02 << 2))
|
|
|
|
#define SG_MEMCONF_CH1_SZ_256M ((0x0 << 11) | (0x03 << 2))
|
|
|
|
#define SG_MEMCONF_CH1_SZ_512M ((0x1 << 11) | (0x00 << 2))
|
|
|
|
#define SG_MEMCONF_CH1_SZ_1G ((0x1 << 11) | (0x01 << 2))
|
2015-09-22 00:27:39 +09:00
|
|
|
#define SG_MEMCONF_CH1_NUM_MASK (0x1 << 9)
|
2014-10-03 19:21:06 +09:00
|
|
|
#define SG_MEMCONF_CH1_NUM_1 (0x1 << 9)
|
|
|
|
#define SG_MEMCONF_CH1_NUM_2 (0x0 << 9)
|
|
|
|
|
2015-09-22 00:27:39 +09:00
|
|
|
#define SG_MEMCONF_CH2_SZ_MASK ((0x1 << 26) | (0x03 << 16))
|
2015-01-21 15:27:48 +09:00
|
|
|
#define SG_MEMCONF_CH2_SZ_64M ((0x0 << 26) | (0x01 << 16))
|
|
|
|
#define SG_MEMCONF_CH2_SZ_128M ((0x0 << 26) | (0x02 << 16))
|
|
|
|
#define SG_MEMCONF_CH2_SZ_256M ((0x0 << 26) | (0x03 << 16))
|
|
|
|
#define SG_MEMCONF_CH2_SZ_512M ((0x1 << 26) | (0x00 << 16))
|
2016-04-21 14:43:18 +09:00
|
|
|
#define SG_MEMCONF_CH2_SZ_1G ((0x1 << 26) | (0x01 << 16))
|
2015-09-22 00:27:39 +09:00
|
|
|
#define SG_MEMCONF_CH2_NUM_MASK (0x1 << 24)
|
2015-01-21 15:27:48 +09:00
|
|
|
#define SG_MEMCONF_CH2_NUM_1 (0x1 << 24)
|
|
|
|
#define SG_MEMCONF_CH2_NUM_2 (0x0 << 24)
|
2016-04-21 14:43:18 +09:00
|
|
|
/* PH1-LD6b, ProXstream2, PH1-LD20 only */
|
2015-09-22 00:27:41 +09:00
|
|
|
#define SG_MEMCONF_CH2_DISABLE (0x1 << 21)
|
2015-01-21 15:27:48 +09:00
|
|
|
|
2014-10-03 19:21:06 +09:00
|
|
|
#define SG_MEMCONF_SPARSEMEM (0x1 << 4)
|
|
|
|
|
2017-04-14 11:30:05 +09:00
|
|
|
#define SG_USBPHYCTRL (SG_CTRL_BASE | 0x500)
|
2016-05-24 21:14:01 +09:00
|
|
|
#define SG_ETPHYPSHUT (SG_CTRL_BASE | 0x554)
|
|
|
|
#define SG_ETPHYCNT (SG_CTRL_BASE | 0x550)
|
|
|
|
|
2014-10-03 19:21:06 +09:00
|
|
|
/* Pin Control */
|
|
|
|
#define SG_PINCTRL_BASE (SG_CTRL_BASE | 0x1000)
|
|
|
|
|
2015-09-22 00:27:40 +09:00
|
|
|
/* PH1-Pro4, PH1-Pro5 */
|
2014-10-03 19:21:06 +09:00
|
|
|
#define SG_LOADPINCTRL (SG_CTRL_BASE | 0x1700)
|
|
|
|
|
|
|
|
/* Input Enable */
|
|
|
|
#define SG_IECTRL (SG_CTRL_BASE | 0x1d00)
|
|
|
|
|
|
|
|
/* Pin Monitor */
|
|
|
|
#define SG_PINMON0 (SG_DBG_BASE | 0x0100)
|
2017-05-15 14:26:33 +09:00
|
|
|
#define SG_PINMON2 (SG_DBG_BASE | 0x0108)
|
2014-10-03 19:21:06 +09:00
|
|
|
|
|
|
|
#define SG_PINMON0_CLK_MODE_UPLLSRC_MASK (0x3 << 19)
|
|
|
|
#define SG_PINMON0_CLK_MODE_UPLLSRC_DEFAULT (0x0 << 19)
|
|
|
|
#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27A (0x2 << 19)
|
|
|
|
#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27B (0x3 << 19)
|
|
|
|
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_MASK (0x3 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_24576KHZ (0x0 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ (0x1 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_6144KHZ (0x2 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_6250KHZ (0x3 << 16)
|
|
|
|
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_DEFAULT (0x0 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_U (0x1 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_20480KHZ (0x2 << 16)
|
|
|
|
#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_A (0x3 << 16)
|
|
|
|
|
2017-01-21 18:05:26 +09:00
|
|
|
#endif /* UNIPHIER_SG_REGS_H */
|