2018-05-07 06:58:06 +09:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2011-11-25 09:18:02 +09:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2009
|
|
|
|
* Stefano Babic, DENX Software Engineering, sbabic@denx.de.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ASM_ARCH_CLOCK_H
|
|
|
|
#define __ASM_ARCH_CLOCK_H
|
|
|
|
|
2020-05-11 02:39:55 +09:00
|
|
|
#include <linux/types.h>
|
2012-09-27 19:19:58 +09:00
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_MX6_HCLK
|
|
|
|
#define MXC_HCLK CONFIG_SYS_MX6_HCLK
|
|
|
|
#else
|
|
|
|
#define MXC_HCLK 24000000
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_MX6_CLK32
|
|
|
|
#define MXC_CLK32 CONFIG_SYS_MX6_CLK32
|
|
|
|
#else
|
|
|
|
#define MXC_CLK32 32768
|
|
|
|
#endif
|
|
|
|
|
2020-05-11 02:40:03 +09:00
|
|
|
struct cmd_tbl;
|
2020-05-11 02:39:55 +09:00
|
|
|
|
2011-11-25 09:18:02 +09:00
|
|
|
enum mxc_clock {
|
|
|
|
MXC_ARM_CLK = 0,
|
|
|
|
MXC_PER_CLK,
|
|
|
|
MXC_AHB_CLK,
|
|
|
|
MXC_IPG_CLK,
|
|
|
|
MXC_IPG_PERCLK,
|
|
|
|
MXC_UART_CLK,
|
|
|
|
MXC_CSPI_CLK,
|
|
|
|
MXC_AXI_CLK,
|
|
|
|
MXC_EMI_SLOW_CLK,
|
|
|
|
MXC_DDR_CLK,
|
|
|
|
MXC_ESDHC_CLK,
|
|
|
|
MXC_ESDHC2_CLK,
|
|
|
|
MXC_ESDHC3_CLK,
|
|
|
|
MXC_ESDHC4_CLK,
|
|
|
|
MXC_SATA_CLK,
|
|
|
|
MXC_NFC_CLK,
|
2012-09-24 11:46:53 +09:00
|
|
|
MXC_I2C_CLK,
|
2011-11-25 09:18:02 +09:00
|
|
|
};
|
|
|
|
|
2016-04-13 07:13:56 +09:00
|
|
|
enum ldb_di_clock {
|
|
|
|
MXC_PLL5_CLK = 0,
|
|
|
|
MXC_PLL2_PFD0_CLK,
|
|
|
|
MXC_PLL2_PFD2_CLK,
|
|
|
|
MXC_MMDC_CH1_CLK,
|
|
|
|
MXC_PLL3_SW_CLK,
|
|
|
|
};
|
|
|
|
|
2014-01-04 02:55:57 +09:00
|
|
|
enum enet_freq {
|
2014-11-27 21:46:43 +09:00
|
|
|
ENET_25MHZ,
|
|
|
|
ENET_50MHZ,
|
|
|
|
ENET_100MHZ,
|
|
|
|
ENET_125MHZ,
|
2014-01-04 02:55:57 +09:00
|
|
|
};
|
|
|
|
|
2011-11-25 09:18:02 +09:00
|
|
|
u32 imx_get_uartclk(void);
|
|
|
|
u32 imx_get_fecclk(void);
|
|
|
|
unsigned int mxc_get_clock(enum mxc_clock clk);
|
2014-08-20 21:08:49 +09:00
|
|
|
void setup_gpmi_io_clk(u32 cfg);
|
2014-09-17 03:33:25 +09:00
|
|
|
void hab_caam_clock_enable(unsigned char enable);
|
2013-04-23 19:17:44 +09:00
|
|
|
void enable_ocotp_clk(unsigned char enable);
|
2012-02-09 07:33:25 +09:00
|
|
|
void enable_usboh3_clk(unsigned char enable);
|
2014-08-20 21:08:49 +09:00
|
|
|
void enable_uart_clk(unsigned char enable);
|
|
|
|
int enable_usdhc_clk(unsigned char enable, unsigned bus_num);
|
2012-03-27 18:52:21 +09:00
|
|
|
int enable_sata_clock(void);
|
2014-11-21 19:47:22 +09:00
|
|
|
void disable_sata_clock(void);
|
2013-12-14 14:27:26 +09:00
|
|
|
int enable_pcie_clock(void);
|
2012-07-19 17:18:25 +09:00
|
|
|
int enable_i2c_clk(unsigned char enable, unsigned i2c_num);
|
2014-07-18 13:07:20 +09:00
|
|
|
int enable_spi_clk(unsigned char enable, unsigned spi_num);
|
2013-07-26 02:12:13 +09:00
|
|
|
void enable_ipu_clock(void);
|
2019-07-12 21:32:23 +09:00
|
|
|
void disable_ipu_clock(void);
|
2015-08-12 18:46:50 +09:00
|
|
|
int enable_fec_anatop_clock(int fec_id, enum enet_freq freq);
|
2014-08-20 21:08:49 +09:00
|
|
|
void enable_enet_clk(unsigned char enable);
|
2016-12-11 20:24:28 +09:00
|
|
|
int enable_lcdif_clock(u32 base_addr, bool enable);
|
2014-12-31 12:01:38 +09:00
|
|
|
void enable_qspi_clk(int qspi_num);
|
2014-11-20 22:14:12 +09:00
|
|
|
void enable_thermal_clk(void);
|
2015-10-29 16:54:47 +09:00
|
|
|
void mxs_set_lcdclk(u32 base_addr, u32 freq);
|
2016-04-13 07:13:56 +09:00
|
|
|
void select_ldb_di_clock_source(enum ldb_di_clock clk);
|
2016-11-28 15:18:14 +09:00
|
|
|
void enable_eim_clk(unsigned char enable);
|
2020-05-11 02:40:03 +09:00
|
|
|
int do_mx6_showclocks(struct cmd_tbl *cmdtp, int flag, int argc,
|
2020-05-11 02:39:55 +09:00
|
|
|
char *const argv[]);
|
2011-11-25 09:18:02 +09:00
|
|
|
#endif /* __ASM_ARCH_CLOCK_H */
|