2018-05-07 06:58:06 +09:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2014-01-27 02:06:40 +09:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2014 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
2015-08-13 11:55:30 +09:00
|
|
|
#define MXC_CPU_MX23 0x23
|
|
|
|
#define MXC_CPU_MX25 0x25
|
|
|
|
#define MXC_CPU_MX27 0x27
|
|
|
|
#define MXC_CPU_MX28 0x28
|
|
|
|
#define MXC_CPU_MX31 0x31
|
|
|
|
#define MXC_CPU_MX35 0x35
|
2014-01-27 02:06:40 +09:00
|
|
|
#define MXC_CPU_MX51 0x51
|
|
|
|
#define MXC_CPU_MX53 0x53
|
|
|
|
#define MXC_CPU_MX6SL 0x60
|
|
|
|
#define MXC_CPU_MX6DL 0x61
|
2014-06-25 05:40:58 +09:00
|
|
|
#define MXC_CPU_MX6SX 0x62
|
2014-01-27 02:06:40 +09:00
|
|
|
#define MXC_CPU_MX6Q 0x63
|
2015-07-20 20:28:21 +09:00
|
|
|
#define MXC_CPU_MX6UL 0x64
|
2016-08-11 15:02:38 +09:00
|
|
|
#define MXC_CPU_MX6ULL 0x65
|
2019-08-08 18:55:52 +09:00
|
|
|
#define MXC_CPU_MX6ULZ 0x6B
|
2016-08-11 15:02:38 +09:00
|
|
|
#define MXC_CPU_MX6SOLO 0x66 /* dummy */
|
2016-12-11 20:24:20 +09:00
|
|
|
#define MXC_CPU_MX6SLL 0x67
|
|
|
|
#define MXC_CPU_MX6D 0x6A
|
2015-07-11 12:38:42 +09:00
|
|
|
#define MXC_CPU_MX6DP 0x68
|
|
|
|
#define MXC_CPU_MX6QP 0x69
|
2016-02-29 00:33:17 +09:00
|
|
|
#define MXC_CPU_MX7S 0x71 /* dummy ID */
|
2015-09-03 03:54:19 +09:00
|
|
|
#define MXC_CPU_MX7D 0x72
|
2018-11-20 19:19:25 +09:00
|
|
|
#define MXC_CPU_IMX8MQ 0x82
|
2019-08-27 15:25:04 +09:00
|
|
|
#define MXC_CPU_IMX8MM 0x85 /* dummy ID */
|
|
|
|
#define MXC_CPU_IMX8MML 0x86 /* dummy ID */
|
|
|
|
#define MXC_CPU_IMX8MMD 0x87 /* dummy ID */
|
|
|
|
#define MXC_CPU_IMX8MMDL 0x88 /* dummy ID */
|
|
|
|
#define MXC_CPU_IMX8MMS 0x89 /* dummy ID */
|
|
|
|
#define MXC_CPU_IMX8MMSL 0x8a /* dummy ID */
|
2019-06-27 18:23:49 +09:00
|
|
|
#define MXC_CPU_IMX8MN 0x8b /* dummy ID */
|
2019-12-27 11:14:02 +09:00
|
|
|
#define MXC_CPU_IMX8MP 0x182/* dummy ID */
|
2018-10-18 21:28:24 +09:00
|
|
|
#define MXC_CPU_IMX8QXP_A0 0x90 /* dummy ID */
|
2019-03-05 11:32:28 +09:00
|
|
|
#define MXC_CPU_IMX8QM 0x91 /* dummy ID */
|
2018-10-18 21:28:16 +09:00
|
|
|
#define MXC_CPU_IMX8QXP 0x92 /* dummy ID */
|
2018-01-10 14:20:27 +09:00
|
|
|
#define MXC_CPU_MX7ULP 0xE1 /* Temporally hard code */
|
2015-09-01 18:15:03 +09:00
|
|
|
#define MXC_CPU_VF610 0xF6 /* dummy ID */
|
2014-11-14 22:27:21 +09:00
|
|
|
|
2015-09-03 03:54:12 +09:00
|
|
|
#define MXC_SOC_MX6 0x60
|
2015-09-03 03:54:19 +09:00
|
|
|
#define MXC_SOC_MX7 0x70
|
2018-11-20 19:19:25 +09:00
|
|
|
#define MXC_SOC_IMX8M 0x80
|
2018-10-18 21:28:16 +09:00
|
|
|
#define MXC_SOC_IMX8 0x90 /* dummy */
|
2018-01-10 14:20:27 +09:00
|
|
|
#define MXC_SOC_MX7ULP 0xE0 /* dummy */
|
2015-09-03 03:54:12 +09:00
|
|
|
|
2015-10-13 03:48:07 +09:00
|
|
|
#define CHIP_REV_1_0 0x10
|
|
|
|
#define CHIP_REV_1_1 0x11
|
|
|
|
#define CHIP_REV_1_2 0x12
|
|
|
|
#define CHIP_REV_1_5 0x15
|
|
|
|
#define CHIP_REV_2_0 0x20
|
2018-11-20 19:19:18 +09:00
|
|
|
#define CHIP_REV_2_1 0x21
|
2015-10-13 03:48:07 +09:00
|
|
|
#define CHIP_REV_2_5 0x25
|
|
|
|
#define CHIP_REV_3_0 0x30
|
|
|
|
|
2018-10-18 21:28:24 +09:00
|
|
|
#define CHIP_REV_A 0x0
|
|
|
|
#define CHIP_REV_B 0x1
|
2018-10-18 21:28:16 +09:00
|
|
|
|
2015-10-13 03:48:07 +09:00
|
|
|
#define BOARD_REV_1_0 0x0
|
|
|
|
#define BOARD_REV_2_0 0x1
|
|
|
|
#define BOARD_VER_OFFSET 0x8
|
|
|
|
|
2014-11-14 22:27:21 +09:00
|
|
|
#define CS0_128 0
|
|
|
|
#define CS0_64M_CS1_64M 1
|
|
|
|
#define CS0_64M_CS1_32M_CS2_32M 2
|
|
|
|
#define CS0_32M_CS1_32M_CS2_32M_CS3_32M 3
|
2015-02-16 06:37:21 +09:00
|
|
|
|
|
|
|
u32 get_imx_reset_cause(void);
|
2017-05-17 23:23:07 +09:00
|
|
|
ulong get_systemPLLCLK(void);
|
|
|
|
ulong get_FCLK(void);
|
|
|
|
ulong get_HCLK(void);
|
|
|
|
ulong get_BCLK(void);
|
|
|
|
ulong get_PERCLK1(void);
|
|
|
|
ulong get_PERCLK2(void);
|
|
|
|
ulong get_PERCLK3(void);
|