2012-12-11 22:34:12 +09:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2010-2012, NVIDIA CORPORATION. All rights reserved.
|
|
|
|
*
|
2016-01-15 12:05:13 +09:00
|
|
|
* SPDX-License-Identifier: GPL-2.0
|
2012-12-11 22:34:12 +09:00
|
|
|
*/
|
|
|
|
|
|
|
|
/* Tegra30 clock control functions */
|
|
|
|
|
|
|
|
#ifndef _TEGRA30_CLOCK_H_
|
|
|
|
#define _TEGRA30_CLOCK_H_
|
|
|
|
|
|
|
|
#include <asm/arch-tegra/clock.h>
|
|
|
|
|
2013-01-24 06:01:01 +09:00
|
|
|
/* CLK_RST_CONTROLLER_OSC_CTRL_0 */
|
|
|
|
#define OSC_FREQ_SHIFT 28
|
|
|
|
#define OSC_FREQ_MASK (0xF << OSC_FREQ_SHIFT)
|
|
|
|
|
2014-12-10 14:25:06 +09:00
|
|
|
int tegra_plle_enable(void);
|
|
|
|
|
2012-12-11 22:34:12 +09:00
|
|
|
#endif /* _TEGRA30_CLOCK_H_ */
|